# EUROPEAN PATENT OFFICE U.S. PATENT AND TRADEMARK OFFICE ## CPC NOTICE OF CHANGES 1598 DATE: JANUARY 1, 2024 #### PROJECT DP12193 ## The following classification changes will be effected by this Notice of Changes: | Action | <u>Subclass</u> | Group(s) | |------------------|-----------------|---------------------------------------------------------------------------------------| | DEFINITIONS: | | | | Definitions New: | H10B | SUBCLASS | | | H10B | 10/00,12/00,20/00,20/20,20/25,41/00,<br>43/00,51/00,53/00,61/00,63/00,69/00,<br>80/00 | No other subclasses/groups are impacted by this Notice of Changes. This Notice of Changes includes the following [Check the ones included]: | 1. CL | ASSIF | FICATION SCHEME CHANGES | |------------|-------------|------------------------------------------------------------| | | | A. New, Modified or Deleted Group(s) | | | | B. New, Modified or Deleted Warning(s) | | | | C. New, Modified or Deleted Note(s) | | | | D. New, Modified or Deleted Guidance Heading(s) | | 2. DEI | FINIT | TONS | | | $\boxtimes$ | A. New or Modified Definitions (Full definition template) | | | | B. Modified or Deleted Definitions (Definitions Quick Fix) | | 3. 🗌 | REV | TSION CONCORDANCE LIST(RCL) | | 4. 🗌 | CHA | ANGES TO THE CPC-TO-IPC CONCORDANCE LIST (CICL) | | 5. <b></b> | CHA | ANGES TO THE CROSS-REFERENCE LIST (CRL) | DATE: JANUARY 1, 2024 #### PROJECT DP12193 # 2. A. DEFINITIONS (new) ## **H10B** ## **Definition statement** This place covers: Memory devices consisting of multiple semiconductor or solid-state components. This includes the multiple memory cells constituting the memory core region and logic components within the immediate peripheral region surrounding the memory core region. The memory cells have storage components therein, which may be accessed by selection components. This includes the following kind of devices: Volatile Memory Devices: - Static random access memory - Dynamic random access memory Non-Volatile Memory Devices: - Read-only memory [ROM] - Programmable ROM [PROM] - Erasable and programmable ROM [EPROM] - Electrically erasable and programmable ROM [EEPROM] - Ferroelectric memory, e.g. FeRAM or FeFET - Magnetic random access memory [MRAM] - Resistive random access memory [ReRAM or RRAM], phase change RAM [PRAM or PCRAM] Assemblies of multiple devices comprising at least one memory device of this subclass. Processes and apparatus specially adapted for the manufacture or treatment of such devices. # Relationships with other classification places When the focus of the invention is on the structure of the device, classification is made in H10B. When the focus of the invention is on the structures used for accessing the device, such as structures or circuits for reading, writing, or erasing data in the device, classification is made in G11C. DATE: JANUARY 1, 2024 #### PROJECT DP12193 # References # **Informative References** Attention is drawn to the following places, which may be of interest for search: | Circuits (e.g. data buffers, decoders, sense amplifiers) and | G11C | |--------------------------------------------------------------|------| | accessing (e.g. read, write, and erase operations) of | | | memory devices | | # Synonyms and Keywords In patent documents the following abbreviations are often used: | RAM | Random access memory | |---------------------|------------------------------------------------------| | SRAM | Static RAM | | DRAM | Dynamic RAM | | ReRAM, RRAM | Resistive RAM | | PRAM, PCRAM | Phase change RAM | | FeRAM, FRAM | Ferroelectric RAM | | CBRAM | Conductive-bridging RAM | | MRAM | Magnetoresistive RAM | | ROM | Read-only memory | | PROM | Programmable ROM | | MPROM | Mask-programmed ROM | | OTPROM | One-time programmable ROM | | EPROM | Erasable-and-programmable ROM | | Volatile memory | Memory requiring power supply to maintain the | | | stored information: it loses any written data when | | | the system is turned off | | Non-volatile memory | Memory not requiring power supply to maintain the | | | stored information: it retains the written data even | | | when the system is turned off | DATE: JANUARY 1, 2024 # PROJECT DP12193 | Ferroelectric memory capacitor | Capacitor with ferroelectric memory properties | |--------------------------------|--------------------------------------------------------------------------| | Ferroelectric memory | Transistor with ferroelectric memory properties | | transistor | embedded in a layer of the gate electrodes, e.g. in a MFS or MFMIS layer | | MFS | Metal-ferroelectric-semiconductor | | MFIS | Metal-ferroelectric-insulator-semiconductor | | MFMIS | Metal-ferroelectric-metal-insulator-semiconductor | # **Glossary of Terms** In this place, the following terms or expressions are used with the meaning indicated: | Programming | Setting a desired state of a memory cell. | |-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Writing, erasing | Changing the state of a memory cell, in a memory cell wherein programming can occur as many times as desired. | | Core,<br>core region | The portion of a memory cell having storage components, select components, or data lines such as bit lines and word lines. The core also includes devices for local accessing (e.g. reading, writing or erasing) of the storage elements, for example, select transistors of NAND strings or read/write ports of SRAM. | | Peripheral region, periphery | The portion of a memory device outside the core region having devices or parts for global accessing (e.g. reading, writing, erasing) of the devices of the core region. It includes, e.g. word line drivers, multiplexers or sense amplifiers. | | Boundary region between<br>the core region and<br>peripheral circuit region | The portion of a memory device that contains neither core devices (e.g. storage components or select components) nor peripheral devices (e.g. word line drivers or multiplexers), typically comprising structural parts such as bit line fan-outs between the core region and the peripheral region, or dummy elements or staircase structures for 3D NAND. | DATE: JANUARY 1, 2024 #### PROJECT DP12193 # H10B10/00 ## **Definition statement** This place covers: Memory devices having multiple volatile memory cells, wherein, in each cell, the logic state is stored in one of two stable states of a cross-coupled inverter. SRAM cells commonly have four or more transistors. ## References ## Informative references Attention is drawn to the following places, which may be of interest for search: | Circuits (e.g. data buffers, decoders, amplifiers) and accessing (e.g. read, write and erase operations) of SRAM devices | G11C 11/41 | |--------------------------------------------------------------------------------------------------------------------------|------------| | Resistors for integrated circuits, and manufacturing or treatment thereof | H01L 28/20 | # Synonyms and Keywords In patent documents, the following words/expressions are often used with the meaning indicated: | Vcc or Vdd | High voltage supply | |-------------------|-----------------------------------------------------------------| | Vss | Low voltage (or ground) supply | | Pull-up [PU]/Load | Refers to components in the flip-flop that are connected to Vcc | DATE: JANUARY 1, 2024 #### PROJECT DP12193 | Pull-down [PD]/Drive | Refers to components in the flip-flop that are connected to Vss | |------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Pass-gate [PG], access transistor/gate, select transistor/gate, transfer transistor/gate | Refers to transistors that control access to the flip-flop | | Cross-coupled inverter (or Flip-flop or latch) | Bi-stable circuit used to store information | # H10B12/00 ## **Definition statement** This place covers: Dynamic memory devices having multiple volatile memory cells, wherein, each cell has: - a storage component (e.g. capacitor) whose stored charge determines the logic state of the device; and - at least one selection component (e.g. access transistor) for accessing the storage component. ## References # Informative references | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 11/24, | |-----------------------------------------------------------|-------------| | accessing (e.g. read, write and erase operations) of DRAM | G11C 11/401 | | devices | | | Capacitors for integrated circuits, and manufacture or | H01L 28/40 | | treatment thereof | | DATE: JANUARY 1, 2024 #### PROJECT DP12193 # H<sub>10</sub>B 20/00 ## **Definition statement** This place covers: Memory devices wherein data is stored even when power is removed (non-volatile), wherein the cells have components (e.g. fuses or anti-fuses) that are irreversibly changed during programming. The group H10B 20/00 itself covers memory devices wherein, after manufacturing, the operations are limited to read-only (e.g. mask ROM), because the programming thereof was performed during manufacturing. The groups H10B 20/20 - H10B 20/25 cover programmable ROM [PROM] wherein the memory may be programmed after manufacturing by a user. ROM and PROM devices are typically programmable only once (though in some situations, a cell may have more than one element that may be irreversibly changed, so a very limited amount of "corrective" programming may occur). This is contrasted with EPROM and EEPROM devices, which can be writable or erasable many (e.g. millions of) times. #### References #### Informative references Attention is drawn to the following places, which may be of interest for search: | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 17/00 | |----------------------------------------------------------|------------| | accessing (e.g. read, write and erase operations) of ROM | | | devices | | ## H10B 20/20 ## **Definition statement** DATE: JANUARY 1, 2024 #### PROJECT DP12193 #### This place covers: Non-volatile ROM devices comprising multiple memory cells that can be programmed after their manufacture ("programmable ROM" or "PROM"), wherein the memory cell comprises field-effect components as either the access component or the storage component. The group H10B 20/20 itself covers PROM wherein individual memory cells may each be programmed more than once, e.g. a "corrective programming" may occur because the cells have more than one element that may be irreversibly-changeable element. The groups indented under H10B 20/20 cover PROM wherein each cell may only be programmed once. Illustrative example for this group: a cell is constructed from an anti-fuse programming transistor M0, an electronic fuse EF, and a control transistor MN1, such that the normal programming of M0 by breaking down its gate-source insulation layer (which decreases its initial large resistance) can be followed by "correction programming" by fusing the effuse (increasing the resistance). FIG. 2 DATE: JANUARY 1, 2024 #### PROJECT DP12193 #### References # **Limiting references** This place does not cover: | f | | |----------------------------------------------|-------------| | DOM de de a comunicio o bio de o como contra | 11400 00/40 | | RUM devices comprising pipolar components | :H10B 20/10 | | incom devices comprising bipolar compensions | 11100 20/10 | ## Informative references Attention is drawn to the following places, which may be of interest for search: | Circuits (e.g. data buffers, decoders, amplifiers) and accessing (e.g. read, write and erase operations) of ROM | G11C 17/00 | |-----------------------------------------------------------------------------------------------------------------|--------------| | devices | | | <b>1</b> | H01L 23/5256 | | conductive to non-conductive | | | Anti-fuses, i.e. connections having their state changed from | H01L 23/5252 | | non-conductive to conductive | | # H<sub>10</sub>B 20/25 #### **Definition statement** This place covers: Non-volatile programmable ROM (PROM) devices comprising multiple memory cells wherein, after their manufacture, each cell can only be programmed once (e.g. by permanently connecting or disconnecting a fuse or an anti-fuse). #### References ## Informative references DATE: JANUARY 1, 2024 #### PROJECT DP12193 | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 17/14 | |-----------------------------------------------------------|------------| | accessing (e.g. read, write and erase operations) of one- | | | time PROM devices | | # H10B 41/00 ## **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is stored as charge on a floating gate of a transistor. The memory cell can be electrically erased and reprogrammed. ## References # Informative references | Circuits (e.g. data buffers, decoders, amplifiers) and accessing (e.g. read, write and erase operations) of | G11C 16/04 | |-------------------------------------------------------------------------------------------------------------|---------------| | EEPROM devices | | | Floating-gate transistors per se | H01L 29/788 | | Gate electrodes comprising a conductor-insulator- | H01L 29/40114 | | conductor-insulator-semiconductor structure | | | EEPROM devices comprising charge-trapping gate | H10B 43/00 | | insulators | | | Ferroelectric memory devices comprising ferroelectric | H10B 51/00 | | memory transistors | | DATE: JANUARY 1, 2024 #### PROJECT DP12193 # H10B 43/00 ## **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is stored as charge on a charge-trapping gate dielectric. The memory cell can be electrically erased and reprogrammed. ## References ## Informative references Attention is drawn to the following places, which may be of interest for search: | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 16/04 | |--------------------------------------------------------|---------------| | accessing (e.g. read, write and erase operations) of | | | EEPROM devices | | | Memory transistors in which the charge is stored in an | H01L 29/792 | | insulating charge-trapping layer per se | | | Gate electrodes comprising a charge-trapping insulator | H01L 29/40117 | | EEPROM devices comprising floating gates | H10B 41/00 | | Ferroelectric memory devices comprising ferroelectric | H10B 51/00 | | memory transistors | | # H<sub>10</sub>B 51/00 ## **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is stored as a polarisation state of a ferroelectric material within a transistor, e.g. in a ferroelectric gate dielectric. The memory cell can be electrically erased and reprogrammed. DATE: JANUARY 1, 2024 #### PROJECT DP12193 #### References #### Informative references Attention is drawn to the following places, which may be of interest for search: | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 11/223 | |-----------------------------------------------------------|---------------| | accessing (e.g. read, write and erase operations) of | | | FeRAM devices with ferroelectric transistors | | | Gate electrodes therefor | H01L 29/40111 | | Memory transistors with a ferroelectric layer in the gate | H01L 29/78391 | | stack | | | EEPROM devices comprising floating gates | H10B 41/00 | | EEPROM devices comprising charge-trapping gate | H10B 43/00 | | insulators | | | Ferroelectric memory devices comprising ferroelectric | H10B 53/00 | | memory capacitors | | ## H<sub>10</sub>B 53/00 ## **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is stored as a polarisation state of a ferroelectric material within a capacitor, e.g. in a ferroelectric capacitor dielectric. The cell is accessed by a selection component and can be electrically erased and reprogrammed. #### References ## Informative references DATE: JANUARY 1, 2024 #### PROJECT DP12193 | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 11/221 | |------------------------------------------------------------|-------------| | accessing (e.g. read, write and erase operations) of | | | FeRAM devices with ferroelectric capacitors | | | Ferroelectric capacitors comprising a perovskite structure | H01L 28/55 | | material | | | DRAM | H10B 12/00 | | Ferroelectric memory devices comprising ferroelectric | H10B 51/00 | | memory transistors | | # H10B 61/00 ## **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is stored in magnetic domains of magnetic layers in a storage component. The memory cell can be electrically erased and reprogrammed. Examples include MTJ-based memory and STT-MRAM. ## References ## Informative references | Circuits (e.g. data buffers, decoders, or amplifiers) and | G11C 11/14, | |-----------------------------------------------------------|-------------| | accessing (e.g. read, write and erase operations) of MRAM | G11C 11/16, | | | G11C 11/18 | | Thin magnetic films | H01F 10/00 | | Galvanomagnetic devices (e.g. MTJs, spin valves) | H10N 50/00 | | Hall effect devices | H10N 52/00 | DATE: JANUARY 1, 2024 PROJECT DP12193 # Relationships with other classification places Aspects of the individual galvanomagnetic devices (e.g. structure, materials or manufacturing) are covered by group H10N 50/00. # Synonyms and Keywords In patent documents the following abbreviations are often used: | GMR | Giant magnetoresistance | |------|----------------------------------------------| | MR | Magnetoresistance | | MTJ | Magnetic tunnel junction, MR tunnel junction | | TMR | Tunnel magnetoresistance | | MRAM | Magnetoresistive RAM | | STT | Spin-transfer torque | # H<sub>10</sub>B 63/00 # **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is stored as a high or low resistance state. The memory cell can be electrically erased and reprogrammed. Examples include: - conductive bridge memory [CBRAM], - bulk electronic defect-based memory, - phase change memory [PCRAM], and - Ovonic threshold devices. #### References ## Informative references DATE: JANUARY 1, 2024 #### PROJECT DP12193 | Circuits (e.g. data buffers, decoders, amplifiers) and | G11C 13/00, | |---------------------------------------------------------|-------------| | accessing (e.g. read, write and erase operations) of | G11C 11/56 | | variable-resistance memory devices | | | Circuits and accessing of programmable memory involving | G11C 17/16 | | anti-fuses | | | Programmable ROM, e.g. involving fuses or anti-fuses | H10B 20/20 | | Resistance change memory cells (e.g. memristors or | H10N 70/20 | | phase change devices) | | # Relationships with other classification places Aspects of the individual resistance switching devices (e.g. structure, materials or manufacturing) are covered by group H10N 70/00. # H<sub>10</sub>B 69/00 #### **Definition statement** This place covers: Non-volatile memory devices having multiple memory cells, wherein in each cell, the logic state is erasable and reprogrammable, other than those covered by H10B 41/00-H10B 63/00. Examples include: - EPROM devices such as those that are erased by UV exposure ("UV-EPROM") - Types of EEPROM devices that are not covered by groups H10B 41/00-H10B 63/00, such as those that are globally erased by applying a high voltage. #### References #### Informative references | | Circuits and accessing of EEPROMs | G11C 16/00 | |--|-----------------------------------|------------| |--|-----------------------------------|------------| DATE: JANUARY 1, 2024 #### PROJECT DP12193 # H10B 80/00 #### References #### Informative references Attention is drawn to the following places, which may be of interest for search: | Assemblies consisting of multiple individual semiconductor | H01L 25/00 | |------------------------------------------------------------|------------| | or other solid state devices | | # Relationships with other classification places Class H10 contains many groups for assemblies. If an assembly has multiple element devices therein, multiple classification should be used to classify the assembly in each appropriate group. For example, if an assembly of multiple devices has the elements of, e.g. a memory chip, an integrated processor chip and a superconducting integrated chip, multiple classification should be made in H10B 80/00 for the memory chip, in H01L 25/00 for the integrated processor chip and in H10N 69/00 for the superconducting chip. Furthermore, classification of generic aspects of the assembly (e.g. the chips are stacked, or have interposers therebetween) should be made in H01L 25/00 and H01L 2225/00.